Chapter 41 gmac ethernet Interface



Yüklə 2,77 Mb.
səhifə17/49
tarix03.12.2023
ölçüsü2,77 Mb.
#172297
1   ...   13   14   15   16   17   18   19   20   ...   49
Bit

Attr

Reset Value

Description

0

RW

0x0

FCB_BPA
Flow Control Busy/Backpressure Activate This bit initiates a Pause Control frame in Full-Duplex mode and activates the backpressure function in Half-Duplex mode if TFE bit is set.
In Full-Duplex mode, this bit should be read as 1'b0 before writing to the register GMAC_FLOW_CTRL. To initiate a pause control frame, the application must set this bit to 1'b1. During a transfer of the control frame, this bit will continue to be set to signify that a frame transmission is in progress. After the completion of Pause control frame transmission, the GMAC will reset this bit to 1'b0. The register GMAC_FLOW_CTRL should not be written to until this bit is cleared.
In Half-Duplex mode, when this bit is set (and TFE is set), then backpressure is asserted by the GMAC Core. During backpressure, when the GMAC receives a new frame, the transmitter starts sending a JAM pattern resulting in a collision. This control register bit is logically OR'ed with the mti_flowctrl_i input
signal for the backpressure function.


Only

T-chip
GMAC_VLAN_TAG


Address: Operational Base + offset (0x001c) VLAN Tag Register

Bit

Attr

Reset Value

Description

31:17

RO

0x0

reserved

16


RW


0x0


ETV
Enable 12-Bit VLAN Tag Comparison
When this bit is set, a 12-bit VLAN identifier, rather than the complete 16-bit VLAN tag, is used for comparison and filtering. Bits[11:0] of the VLAN tag are compared with the corresponding field in the received
VLAN-tagged frame.
When this bit is reset, all 16 bits of the received VLAN frame's fifteenth and sixteenth bytes are used for comparison.





Yüklə 2,77 Mb.

Dostları ilə paylaş:
1   ...   13   14   15   16   17   18   19   20   ...   49




Verilənlər bazası müəlliflik hüququ ilə müdafiə olunur ©www.azkurs.org 2024
rəhbərliyinə müraciət

gir | qeydiyyatdan keç
    Ana səhifə


yükləyin